# Digital Design and Computer Organisation Laboratory UE22CS251A

## 3rd Semester, Academic Year 2023

Date: 10-08-2023

| Name: Gurram Shreya | SRN: PES2UG22CS209 | Section: D |  |
|---------------------|--------------------|------------|--|
| Week#1              | Program Number:    | 1          |  |
|                     | TITI F·            |            |  |

WRITE A VERILOG PROGRAM TO MODEL A TWO INPUT AND GATE. GENERATE THE VVP OUTPUT AND SIMULATION WAVEFORM USING GTKWAVE. VERIFY THE OUTPUT AND WAVEFORM WITH THE AND GATE TRUTH TABLE



```
C:\iverilog\bin>iverilog -o test1 and2.v and_tb.v

C:\iverilog\bin>vvp test1

VCD info: dumpfile and2_test.vcd opened for output.

0a=0, b=0, y=0
5a=0, b=1, y=0
15a=1, b=0, y=0
30a=1, b=1, y=1

C:\iverilog\bin>gtkwave and2_test.vcd

GTKWave Analyzer v3.3.100 (w)1999-2019 BSI

[0] start time.
[30] end time.
```

```
C:\iverilog\bin>iverilog -o test1 and2.v and_tb.v

C:\iverilog\bin>vvp test1

VCD info: dumpfile and2_test.vcd opened for output.

0a=0, b=0, y=0
5a=0, b=1, y=0
15a=1, b=0, y=0
30a=1, b=1, y=1

C:\iverilog\bin>gtkwave and2_test.vcd

GTKWave Analyzer v3.3.100 (w)1999-2019 BSI

[0] start time.
[30] end time.
```

| а | b | У |
|---|---|---|
| 0 | 0 | 0 |
| 0 | 1 | 0 |
| 1 | 0 | 0 |
| 1 | 1 | 1 |

Name: Gurram Shreya SRN: PES2UG22CS209 Section: D

Week#\_\_\_\_1 Program Number: \_\_\_\_2\_\_

TITLE:

WRITE A VERILOG PROGRAM TO MODEL A TWO INPUT OR GATE. GENERATE THE VVP OUTPUT AND SIMULATION WAVEFORM USING GTKWAVE. VERIFY THE OUTPUT AND WAVEFORM WITH THE OR GATE TRUTH TABLE



```
C:\iverilog\bin>iverilog -o test2 2_or.v 2_or_tb.v

C:\iverilog\bin>vvp test2

VCD info: dumpfile or_test.vcd opened for output.

0a=0, b=0, y=0
5a=0, b=1, y=1
15a=1, b=0, y=1
30a=1, b=1, y=1

C:\iverilog\bin>gtkwave or_test.vcd

GTKWave Analyzer v3.3.100 (w)1999-2019 BSI

[0] start time.
[30] end time.
```



| а | b | У |
|---|---|---|
| 0 | 0 | 0 |
| 0 | 1 | 1 |
| 1 | 0 | 1 |
| 1 | 1 | 1 |

| Name: Gurram Shreya | SRN: PES2UG22CS209 | Section: D |
|---------------------|--------------------|------------|
|                     |                    |            |
| Week#1              | Program Number:    | 3          |

#### TITLE:

WRITE A VERILOG PROGRAM TO MODEL A NOT GATE. GENERATE THE VVP OUTPUT AND SIMULATION WAVEFORM USING GTKWAVE. VERIFY THE OUTPUT AND WAVEFORM WITH THE NOT GATE TRUTH TABLE





| а | У |
|---|---|
| 0 | 1 |
| 1 | 0 |

Name: Gurram Shreya SRN: PES2UG22CS209 Section: D

Week#\_\_\_\_1 Program Number: \_\_\_\_4\_\_

TITLE:

WRITE A VERILOG PROGRAM TO MODEL A TWO INPUT NAND GATE. GENERATE THE VVP OUTPUT AND SIMULATION WAVEFORM USING GTKWAVE. VERIFY THE OUTPUT AND WAVEFORM WITH THE NAND GATE TRUTH TABLE



```
C:\iverilog\bin>iverilog -o test4 4_nand.v 4_nand_tb.v

C:\iverilog\bin>vvp test4

VCD info: dumpfile nand_test.vcd opened for output.

0a=0, b=0, y=1
5a=0, b=1, y=1
15a=1, b=0, y=1
30a=1, b=1, y=0

C:\iverilog\bin>gtkwave nand_test.vcd

GTKWave Analyzer v3.3.100 (w)1999-2019 BSI

[0] start time.
[30] end time.
```

#### III. GTKWAVE Screenshot



| а | b | У |
|---|---|---|
| 0 | 0 | 1 |
| 0 | 1 | 1 |
| 1 | 0 | 1 |
| 1 | 1 | 0 |

Name: Gurram Shreya SRN: PES2UG22CS209 Section: D

Week#\_\_\_\_5\_\_

TITLE:

WRITE A VERILOG PROGRAM TO MODEL A TWO INPUT NOR GATE. GENERATE THE VVP OUTPUT AND SIMULATION WAVEFORM USING GTKWAVE. VERIFY THE OUTPUT AND WAVEFORM WITH THE NOR GATE TRUTH TABLE



```
C:\iverilog\bin>iverilog -o test5 5_nor.v 5_nor_tb.v

C:\iverilog\bin>vvp test5

VCD info: dumpfile nor_test.vcd opened for output.

0a=0, b=0, y=1
5a=0, b=1, y=0
15a=1, b=0, y=0
30a=1, b=1, y=0

C:\iverilog\bin>gtkwave nor_test.vcd

GTKWave Analyzer v3.3.100 (w)1999-2019 BSI

[0] start time.
[30] end time.
```



| а | b | У |
|---|---|---|
| 0 | 0 | 1 |
| 0 | 1 | 0 |
| 1 | 0 | 0 |
| 1 | 1 | 0 |

Name: Gurram Shreya SRN: PES2UG22CS209 Section: D

Week#\_\_\_\_1 Program Number: \_\_\_\_6\_

TITLE:

WRITE A VERILOG PROGRAM TO MODEL A TWO INPUT XOR GATE. GENERATE THE VVP OUTPUT AND SIMULATION WAVEFORM USING GTKWAVE. VERIFY THE OUTPUT AND WAVEFORM WITH THE AND GATE TRUTH TABLE



```
C:\iverilog\bin>iverilog -o test6 6_xor.v 6_xor_tb.v

C:\iverilog\bin>vvp test6

VCD info: dumpfile xor_test.vcd opened for output.

0a=0, b=0, y=0
5a=0, b=1, y=1
15a=1, b=0, y=1
30a=1, b=1, y=0

C:\iverilog\bin>gtkwave xor_test.vcd

GTKWave Analyzer v3.3.100 (w)1999-2019 BSI

[0] start time.
[30] end time.
```

#### III. GTKWAVE Screenshot



| а | b | у |
|---|---|---|
| 0 | 0 | 0 |
| 0 | 1 | 1 |
| 1 | 0 | 1 |
| 1 | 1 | 0 |

Name: Gurram Shreya SRN: PES2UG22CS209 Section: D

Week#\_\_\_\_1 Program Number: \_\_\_\_7\_\_

TITLE:

WRITE A VERILOG PROGRAM TO MODEL A TWO INPUT XNOR GATE. GENERATE THE VVP OUTPUT AND SIMULATION WAVEFORM USING GTKWAVE. VERIFY THE OUTPUT AND WAVEFORM WITH THE AND GATE TRUTH TABLE



## III. GTKWAVE Screenshot



| a | b | у |
|---|---|---|
| 0 | 0 | 1 |
| 0 | 1 | 0 |
| 1 | 0 | 0 |
| 1 | 1 | 1 |

#### **Disclaimer:**

- The programs and output submitted is duly written, verified and executed by me.
- I have not copied from any of my peers nor from the external resource such as internet.
- If found plagiarized, I will abide with the disciplinary action of the University.

## Signature:

Name: Gurram Shreya

SRN: PES2UG22CS209

Section: D

Date: 10-08-2023